Alif Semiconductor /AE512F80F55D5AS_CM55_HE_View /CLKCTL_PER_MST /DPHY_PLL_CTRL1

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as DPHY_PLL_CTRL1

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0PLL_SOC_M0PLL_SOC_N

Description

MIPI-DPHY PLL Control Register 1

Fields

PLL_SOC_M

Control of the feedback multiplication ratio M (40 to 625) for device direct PLL control

PLL_SOC_N

Control of the input frequency division ratio N (1 to 16) for device direct PLL control

Links

() ()